lights_sopc



2010.05.29.17:47:59 Datasheet
Overview
  clk  lights_sopc
   pio_0
 in_port  
 out_port  
   sdram_0
 zs_addr  
 zs_ba  
 zs_cas_n  
 zs_cke  
 zs_cs_n  
 zs_dq  
 zs_dqm  
 zs_ras_n  
 zs_we_n  
Processor

   cpu_0 Nios II 9.1

Peripherals

   cpu_0 altera_nios2 9.1

   pio_0 altera_avalon_pio 9.1

   LEDs altera_avalon_pio 9.1

   jtag_uart_0 altera_avalon_jtag_uart 9.1

   tri_state_bridge_0 altera_avalon_tri_state_bridge 9.1

   sdram_0 altera_avalon_new_sdram_controller 9.1

   pll_0 altera_avalon_pll 9.1
Memory Map
cpu_0
 instruction_master  data_master
  cpu_0
jtag_debug_module  0x01800800 0x01800800
  pio_0
s1  0x01801000
  LEDs
s1  0x01801010
  jtag_uart_0
avalon_jtag_slave  0x01801020
  cfi_flash_0
s1  0x01400000 0x01400000
  sdram_0
s1  0x00800000 0x00800000
  pll_0
s1  0x00000000

clk

clock_source v9.1





Parameters

clockFrequency 50000000
clockFrequencyKnown true
inputClockFrequency 0
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

cpu_0

altera_nios2 v9.1

pll_0 c0   cpu_0
  clk
data_master   pio_0
  s1
data_master   LEDs
  s1
data_master   jtag_uart_0
  avalon_jtag_slave
d_irq  
  irq
instruction_master   tri_state_bridge_0
  avalon_slave
data_master  
  avalon_slave
instruction_master   sdram_0
  s1
data_master  
  s1
data_master   pll_0
  s1




Parameters

userDefinedSettings
setting_showUnpublishedSettings false
setting_showInternalSettings false
setting_shadowRegisterSets 0
setting_preciseSlaveAccessErrorException false
setting_preciseIllegalMemAccessException false
setting_preciseDivisionErrorException false
setting_performanceCounter false
setting_perfCounterWidth _32
setting_interruptControllerType Internal
setting_illegalMemAccessDetection false
setting_illegalInstructionsTrap false
setting_fullWaveformSignals false
setting_extraExceptionInfo false
setting_exportPCB false
setting_debugSimGen false
setting_clearXBitsLDNonBypass true
setting_branchPredictionType Automatic
setting_bit31BypassDCache true
setting_bigEndian false
setting_bhtPtrSz _8
setting_bhtIndexPcOnly false
setting_avalonDebugPortPresent false
setting_alwaysEncrypt true
setting_allowFullAddressRange false
setting_activateTrace true
setting_activateTestEndChecker false
setting_activateMonitors true
setting_activateModelChecker false
setting_HDLSimCachesCleared true
setting_HBreakTest false
resetSlave cfi_flash_0.s1
resetOffset 0
muldiv_multiplierType EmbeddedMulFast
muldiv_divider false
mpu_useLimit false
mpu_numOfInstRegion 8
mpu_numOfDataRegion 8
mpu_minInstRegionSize _12
mpu_minDataRegionSize _12
mpu_enabled false
mmu_uitlbNumEntries _4
mmu_udtlbNumEntries _6
mmu_tlbPtrSz _7
mmu_tlbNumWays _16
mmu_processIDNumBits _8
mmu_enabled false
mmu_autoAssignTlbPtrSz true
mmu_TLBMissExcSlave
mmu_TLBMissExcOffset 0
manuallyAssignCpuID false
impl Tiny
icache_size _4096
icache_ramBlockType Automatic
icache_numTCIM _0
icache_burstType None
exceptionSlave cfi_flash_0.s1
exceptionOffset 0
debug_triggerArming true
debug_level Level1
debug_jtagInstanceID 0
debug_embeddedPLL true
debug_debugReqSignals false
debug_assignJtagInstanceID false
debug_OCIOnchipTrace _128
dcache_size _2048
dcache_ramBlockType Automatic
dcache_omitDataMaster false
dcache_numTCDM _0
dcache_lineSize _32
dcache_bursts false
cpuReset false
cpuID 0
clockFrequency 50000000
breakSlave cpu_0.jtag_debug_module
breakOffset 32
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

CPU_IMPLEMENTATION "tiny"
BIG_ENDIAN 0
CPU_FREQ 50000000u
ICACHE_LINE_SIZE 0
ICACHE_LINE_SIZE_LOG2 0
ICACHE_SIZE 0
DCACHE_LINE_SIZE 0
DCACHE_LINE_SIZE_LOG2 0
DCACHE_SIZE 0
FLUSHDA_SUPPORTED
HAS_JMPI_INSTRUCTION
EXCEPTION_ADDR 0x1400000
RESET_ADDR 0x1400000
BREAK_ADDR 0x1800820
HAS_DEBUG_STUB
HAS_DEBUG_CORE 1
CPU_ID_SIZE 1
CPU_ID_VALUE 0x0
HARDWARE_MULTIPLY_PRESENT 0
HARDWARE_MULX_PRESENT 0
HARDWARE_DIVIDE_PRESENT 0
INST_ADDR_WIDTH 25
DATA_ADDR_WIDTH 25

pio_0

altera_avalon_pio v9.1

cpu_0 data_master   pio_0
  s1
pll_0 c0  
  clk




Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Input
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 0
HAS_IN 1
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

LEDs

altera_avalon_pio v9.1

cpu_0 data_master   LEDs
  s1
pll_0 c0  
  clk




Parameters

bitClearingEdgeCapReg false
bitModifyingOutReg false
captureEdge false
clockRate 50000000
direction Output
edgeType RISING
generateIRQ false
irqType LEVEL
resetValue 0
simDoTestBenchWiring false
simDrivenValue 0
width 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

DO_TEST_BENCH_WIRING 0
DRIVEN_SIM_VALUE 0x0
HAS_TRI 0
HAS_OUT 1
HAS_IN 0
CAPTURE 0
BIT_CLEARING_EDGE_REGISTER 0
BIT_MODIFYING_OUTPUT_REGISTER 0
DATA_WIDTH 8
RESET_VALUE 0x0
EDGE_TYPE "NONE"
IRQ_TYPE "NONE"
FREQ 50000000u

jtag_uart_0

altera_avalon_jtag_uart v9.1

cpu_0 data_master   jtag_uart_0
  avalon_jtag_slave
d_irq  
  irq
pll_0 c0  
  clk




Parameters

allowMultipleConnections false
hubInstanceID 0
readBufferDepth 64
readIRQThreshold 8
simInputCharacterStream
simInteractiveOptions INTERACTIVE_ASCII_OUTPUT
useRegistersForReadBuffer false
useRegistersForWriteBuffer false
useRelativePathForSimFile false
writeBufferDepth 64
writeIRQThreshold 8
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

WRITE_DEPTH 64
READ_DEPTH 64
WRITE_THRESHOLD 8
READ_THRESHOLD 8

tri_state_bridge_0

altera_avalon_tri_state_bridge v9.1

cpu_0 instruction_master   tri_state_bridge_0
  avalon_slave
data_master  
  avalon_slave
pll_0 c0  
  clk
tristate_master   cfi_flash_0
  s1




Parameters

registerIncomingSignals true
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

(none)

cfi_flash_0

altera_avalon_cfi_flash v9.1

tri_state_bridge_0 tristate_master   cfi_flash_0
  s1
pll_0 c0  
  clk




Parameters

actualHoldTime 40.0
actualSetupTime 40.0
actualWaitTime 100.0
addressWidth 22
clockRate 50000000
corePreset CUSTOM
dataWidth 8
holdTime 40
setupTime 40
sharedPorts
timingUnits NS
waitTime 90
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

SETUP_VALUE 40
WAIT_VALUE 90
HOLD_VALUE 40
TIMING_UNITS "ns"
SIZE 4194304u

sdram_0

altera_avalon_new_sdram_controller v9.1

cpu_0 instruction_master   sdram_0
  s1
data_master  
  s1
pll_0 c1  
  clk




Parameters

TAC 5.5
TMRD 3
TRCD 20.0
TRFC 70.0
TRP 20.0
TWR 14.0
casLatency 3
clockRate 50000000
columnWidth 8
dataWidth 16
generateSimulationModel true
initNOPDelay 0.0
initRefreshCommands 2
masteredTristateBridgeSlave
model custom
numberOfBanks 4
numberOfChipSelects 1
pinsSharedViaTriState false
powerUpDelay 100.0
refreshPeriod 15.625
registerDataIn true
rowWidth 12
size 8388608
deviceFamily UNKNOWN
generateLegacySim false
  

Software Assignments

REGISTER_DATA_IN 1
SIM_MODEL_BASE 1
SDRAM_DATA_WIDTH 16
SDRAM_ADDR_WIDTH 22
SDRAM_ROW_WIDTH 12
SDRAM_COL_WIDTH 8
SDRAM_NUM_CHIPSELECTS 1
SDRAM_NUM_BANKS 4
REFRESH_PERIOD 15.625
POWERUP_DELAY 100.0
CAS_LATENCY 3
T_RFC 70.0
T_RP 20.0
T_MRD 3
T_RCD 20.0
T_AC 5.5
T_WR 14.0
INIT_REFRESH_COMMANDS 2
INIT_NOP_DELAY 0.0
SHARED_DATA 0
STARVATION_INDICATOR 0
TRISTATE_BRIDGE_SLAVE ""
IS_INITIALIZED 1
SDRAM_BANK_WIDTH 2
CONTENTS_INFO ""

pll_0

altera_avalon_pll v9.1

cpu_0 data_master   pll_0
  s1
clk clk  
  inclk0
c0   cpu_0
  clk
c0   pio_0
  clk
c0   LEDs
  clk
c0   jtag_uart_0
  clk
c0   tri_state_bridge_0
  clk
c0   cfi_flash_0
  clk
c1   sdram_0
  clk




Parameters

c0
c1
c2
c3
c4
c5
c6
c7
c8
c9
deviceFamily CYCLONEII
e0
e1
e2
e3
inputClockFrequency 50000000
inputClockRate 50000000
lockedOutputPortOption Export
pfdenaInputPortOption Register
pllHdl
resetInputPortOption Register
generateLegacySim false
  

Software Assignments

ARESET "None"
PFDENA "None"
LOCKED "Export"
PLLENA "None"
SCANCLK "None"
SCANDATA "None"
SCANREAD "None"
SCANWRITE "None"
SCANCLKENA "None"
SCANACLR "None"
SCANDATAOUT "None"
SCANDONE "None"
CONFIGUPDATE "None"
PHASECOUNTERSELECT "None"
PHASEDONE "None"
PHASEUPDOWN "None"
PHASESTEP "None"
generation took 0.02 seconds rendering took 9.63 seconds