## INTEL QUARTUS PRIME DESIGN SOFTWARE



www.intel.com/quartus

The Intel Quartus Prime software is revolutionary in performance and productivity for FPGA, CPLD, and SoC designs, providing a fast path to convert your concept into reality. The Intel Quartus Prime software also supports many third-party tools for synthesis, static timing analysis, board-level simulation, signal integrity analysis, and formal verification.

|                                              |                                              | AVAILABILITY |                     |                          |                           |
|----------------------------------------------|----------------------------------------------|--------------|---------------------|--------------------------|---------------------------|
| INTEL QUARTUS PRIME DESIGN SOFTWARE V19.1    |                                              |              | PRO EDITION<br>(\$) | STANDARD EDITION<br>(\$) | LITE EDITION<br>(FREE)    |
|                                              | Stratix series                               | IV, V        |                     | $\checkmark$             | . , ,                     |
| Device Support                               |                                              | 10           | $\checkmark$        |                          |                           |
|                                              | Arria series                                 |              |                     |                          | √1                        |
|                                              |                                              | II, V        |                     | $\checkmark$             |                           |
|                                              |                                              | 10           | $\checkmark$        | $\checkmark$             |                           |
|                                              | Cyclone series                               | IV, V        |                     | $\checkmark$             | $\checkmark$              |
|                                              |                                              | 10 LP        |                     | $\checkmark$             | $\checkmark$              |
|                                              |                                              | 10 GX        | √2                  |                          |                           |
|                                              | MAX series                                   |              |                     | $\checkmark$             | $\checkmark$              |
| Design Flow                                  | Partial reconfiguration                      |              | $\checkmark$        | √3                       |                           |
|                                              | Rapid recompile                              |              | $\checkmark$        | √4                       |                           |
|                                              | Block-based design                           |              | $\checkmark$        |                          |                           |
|                                              | Incremental optimization                     |              | $\checkmark$        |                          |                           |
| Design Entry/Planning                        | IP Base Suite                                |              | $\checkmark$        | $\checkmark$             | Available for<br>purchase |
|                                              | Intel HLS Compiler                           |              | $\checkmark$        | $\checkmark$             |                           |
|                                              | Platform Designer (Standard)                 |              |                     | $\checkmark$             | $\checkmark$              |
|                                              | Platform Designer (Pro)                      |              | $\checkmark$        |                          |                           |
|                                              | Design Partition Planner                     |              | ✓                   | $\checkmark$             |                           |
|                                              | Chip Planner                                 |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | Interface Planner                            |              | $\checkmark$        |                          |                           |
|                                              | Logic Lock regions                           |              | ~                   | $\checkmark$             |                           |
|                                              | VHDL                                         |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | Verilog                                      |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | SystemVerilog                                |              | $\checkmark$        | √5                       | √5                        |
|                                              | VHDL-2008                                    |              | $\checkmark$        | √5                       |                           |
| Functional Simulation                        | ModelSim-Intel FPGA Starter Edition software |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | ModelSim-Intel FPGA Edition software         |              | √6                  | √6                       | √6                        |
| Compilation<br>(Synthesis & Place and Route) | Fitter (Place and Route)                     |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | Early placement                              |              | $\checkmark$        |                          |                           |
|                                              | Register retiming                            |              | $\checkmark$        | $\checkmark$             |                           |
|                                              | Fractal synthesis                            |              | $\checkmark$        |                          |                           |
|                                              | Multiprocessor support                       |              | $\checkmark$        | $\checkmark$             |                           |
| Timing and Power Verification                | Timing Analyzer                              |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | Design Space Explorer II                     |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | Power Analyzer                               |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
| In-System Debug                              | Signal Tap Logic Analyzer                    |              | $\checkmark$        | $\checkmark$             | $\checkmark$              |
|                                              | Transceiver toolkit                          |              | √                   | $\checkmark$             |                           |
|                                              | Intel Advanced Link Analyzer                 |              | $\checkmark$        | $\checkmark$             |                           |
| Operating System (OS) Support                | Windows*/Linux* 64 bit support               |              | √                   | √                        | $\checkmark$              |

Notes:

1. The only Arria II FPGA supported is the EP2AGX45 device.

2. The Intel Cyclone 10 GX device support is available for free in the Pro Edition software.

3. Available for Cyclone V and Stratix V devices only and requires a partial reconfiguration license.

4. Available for Stratix V, Arria V, and Cyclone V devices.

5. Limited language support.

6. Requires an additional license.