<?xml version="1.0" encoding="UTF-8"?>
<rss xmlns:content="http://purl.org/rss/1.0/modules/content/" xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:rdf="http://www.w3.org/1999/02/22-rdf-syntax-ns#" xmlns:taxo="http://purl.org/rss/1.0/modules/taxonomy/" version="2.0">
  <channel>
    <title>topic Re: braswell sio spi not enabled in Embedded Intel Atom® Processors</title>
    <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219364#M1174</link>
    <description>&lt;P&gt;Hello,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;On old generation cpu baytrail: Fsp header file(fspvpd.h) contains :&lt;/P&gt;  UINT8                   PcdEnableSpi;              /* Offset 0x002B */&lt;P&gt;Not available on braswell, why ?&lt;/P&gt;&lt;P&gt;package fsp for braswell: BSW_FSP_KIT_MR1.tgz provided by intel.&lt;/P&gt;&lt;P&gt;FSP header file is an input for fspsiliconinit(),fspsiliconinit must activate  pci device as SPI&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best Regards&lt;/P&gt;&lt;P&gt;Sébastien&lt;/P&gt;</description>
    <pubDate>Thu, 22 Jun 2017 10:44:58 GMT</pubDate>
    <dc:creator>sbass</dc:creator>
    <dc:date>2017-06-22T10:44:58Z</dc:date>
    <item>
      <title>braswell sio spi not enabled</title>
      <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219360#M1170</link>
      <description>&lt;P&gt;Hello,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;On braswell, i want use sio spi:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;-- My configuration:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Gpio Multiplexing:&lt;/P&gt;&lt;P&gt;179 V14 SPI1_CLK 1 SPI1_CLK V1P8A 0 (20k PU) 0&lt;/P&gt;&lt;P&gt;180 Y13 SPI1_CS0_N 1 SPI1_CS0_N V1P8A 1 (20k PU) 1&lt;/P&gt;&lt;P&gt;181 Y12 SPI1_CS1_N 1 SPI1_CS1_N V1P8A 1 (20k PU) 1&lt;/P&gt;&lt;P&gt;182 V13 SPI1_MISO 1 SPI1_MISO V1P8A Input (20k PU) Input (20k PD)&lt;/P&gt;&lt;P&gt;183 V12 SPI1_MOSI 1 SPI1_MOSI V1P8A 0 (20k PU) 0&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;I used mode 1.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;In device tree of coreboot:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;register "lpss_acpi_mode" = "0"    device pci 1e.5 on end    #  8086 228e -   SPI 1    device pci 1e.6 on end    #  8086 2290 -   SPI 2    device pci 1e.7 on end    #  8086 22ac -   SPI 3&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;-- In coreboot trace:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;src/soc/intel/braswell/chip.c/enable_dev ( Intel Braswell SoC ), type: 2&lt;/P&gt;&lt;P&gt;vendor: 0xffff. device: 0xffff&lt;/P&gt;&lt;P&gt;class: 0xff Unassigned class&lt;/P&gt;&lt;P&gt;subclass: 0xff ???&lt;/P&gt;&lt;P&gt;prog: 0xff&lt;/P&gt;&lt;P&gt;revision: 0xff&lt;/P&gt;&lt;P&gt;src/soc/intel/braswell/southcluster.c/southcluster_enable_dev ( Intel Braswell SoC )&lt;/P&gt;&lt;P&gt;PCI: Static device PCI: 00:1e.5 not found, disabling it.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;-- In kernel:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;#  lspci -nn&lt;/P&gt;&lt;P&gt;00:00.0 Host bridge [0600]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series SoC Transaction Register [8086:2280] (rev 35)                   &lt;/P&gt;&lt;P&gt;00:02.0 VGA compatible controller [0300]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Integrated Graphics Controller [8086:22b1] (rev 35)      &lt;/P&gt;&lt;P&gt;00:0b.0 Signal processing controller [1180]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series Power Management Controller [8086:22dc] (rev 35)&lt;/P&gt;&lt;P&gt;00:14.0 USB controller [0c03]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series USB xHCI Controller [8086:22b5] (rev 35)                     &lt;/P&gt;&lt;P&gt;00:18.0 DMA controller [0801]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 DMA Controller [8086:22c0] (rev 35)                    &lt;/P&gt;&lt;P&gt;00:18.1 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 1 [8086:22c1] (rev 35)          &lt;/P&gt;&lt;P&gt;00:18.2 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 2 [8086:22c2] (rev 35)          &lt;/P&gt;&lt;P&gt;00:18.3 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 3 [8086:22c3] (rev 35)          &lt;/P&gt;&lt;P&gt;00:18.4 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 4 [8086:22c4] (rev 35)          &lt;/P&gt;&lt;P&gt;00:18.5 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 5 [8086:22c5] (rev 35)          &lt;/P&gt;&lt;P&gt;00:18.6 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 6 [8086:22c6] (rev 35)          &lt;/P&gt;&lt;P&gt;00:18.7 Serial bus controller [0c80]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO2 I2C Controller # 7 [8086:22c7] (rev 35)          &lt;/P&gt;&lt;P&gt;00:1b.0 Audio device [0403]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series High Definition Audio Controller [8086:2284] (rev 35)          &lt;/P&gt;&lt;P&gt;00:1c.0 PCI bridge [0604]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series PCI Express Port # 1 [8086:22c8] (rev 35)                         &lt;/P&gt;&lt;P&gt;00:1c.1 PCI bridge [0604]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series PCI Express Port # 2 [8086:22ca] (rev 35)                         &lt;/P&gt;&lt;P&gt;00:1e.0 DMA controller [0801]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO1 DMA Controller [8086:2286] (rev 35)                    &lt;/P&gt;&lt;P&gt;00:1e.3 Communication controller [0780]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO1 HSUART Controller # 1 [8086:228a] (rev 35)    &lt;/P&gt;&lt;P&gt;00:1e.4 Communication controller [0780]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series LPIO1 HSUART Controller # 2 [8086:228c] (rev 35)    &lt;/P&gt;&lt;P&gt;00:1f.0 ISA bridge [0601]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx Series PCU [8086:229c] (rev 35)                                         &lt;/P&gt;&lt;P&gt;00:1f.3 SMBus [0c05]: Intel Corporation Atom/Celeron/Pentium Processor x5-E8000/J3xxx/N3xxx SMBus Controller [8086:2292] (rev 35)&lt;/P&gt;&lt;P&gt;01:00.0 Non-VGA unclassified device [0000]: Altera Corporation Device [1172:e003] (rev 01)&lt;/P&gt;&lt;P&gt;02:00.0 Ethernet controller [0200]: Intel Corporation I210 Gigabit Network Connection [8086:1533] (rev 03)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;In coreboot spi device not found and in kernel, It is the same. &lt;/P&gt;&lt;P&gt;All other device SIO are available, as i2c or hsuart, why spi is disabled ? how to enable spi ?&lt;/P&gt;</description>
      <pubDate>Wed, 21 Jun 2017 09:19:11 GMT</pubDate>
      <guid>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219360#M1170</guid>
      <dc:creator>sbass</dc:creator>
      <dc:date>2017-06-21T09:19:11Z</dc:date>
    </item>
    <item>
      <title>Re: braswell sio spi not enabled</title>
      <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219361#M1171</link>
      <description>&lt;P&gt;Hello, keziaha:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thank you for contacting Intel Embedded Community.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;It is unclear for us the meaning of the acronym SIO. In case that it refers to Serial IO, we suggest you as a reference verify that your implementation fulfills with requirements stated in the section called Serial IO 2 of the &lt;A href="https://mail.coreboot.org/pipermail/coreboot-gerrit/2015-May/026108.html"&gt;https://mail.coreboot.org/pipermail/coreboot-gerrit/2015-May/026108.html&lt;/A&gt; Patch set updated for coreboot: 14ae5d4 DO NOT MERGE: Braswell: Add Braswell SOC support and &lt;A href="https://github.com/coreboot/coreboot/blob/master/src/soc/intel/braswell/include/soc/pci_devs.h"&gt;https://github.com/coreboot/coreboot/blob/master/src/soc/intel/braswell/include/soc/pci_devs.h&lt;/A&gt; coreboot/pci_devs.h at master.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;It is important to let you know that the coreboot consultations should be addressed as a reference as well at the channels listed in the &lt;A href="https://www.coreboot.org/consulting.html"&gt;https://www.coreboot.org/consulting.html&lt;/A&gt; coreboot consulting services website.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;We hope that this information may help you.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards,&lt;/P&gt;&lt;P&gt;Carlos_A.&lt;/P&gt;</description>
      <pubDate>Wed, 21 Jun 2017 15:03:33 GMT</pubDate>
      <guid>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219361#M1171</guid>
      <dc:creator>CarlosAM_INTEL</dc:creator>
      <dc:date>2017-06-21T15:03:33Z</dc:date>
    </item>
    <item>
      <title>Re: braswell sio spi not enabled</title>
      <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219362#M1172</link>
      <description>&lt;P&gt;In document Number: 555139 iotg_brasswell_design&lt;/P&gt;&lt;P&gt;Device and I/O Support Matrix&lt;/P&gt;&lt;P&gt;SIO SPI --&amp;gt; TBD ( for linux/yocto)&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;TBD is defined now ?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;all braswell series support sio spi device ? my reference is N3160 ?&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards,&lt;/P&gt;</description>
      <pubDate>Wed, 21 Jun 2017 16:42:47 GMT</pubDate>
      <guid>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219362#M1172</guid>
      <dc:creator>sbass</dc:creator>
      <dc:date>2017-06-21T16:42:47Z</dc:date>
    </item>
    <item>
      <title>Re: braswell sio spi not enabled</title>
      <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219363#M1173</link>
      <description>&lt;P&gt;Hello, keziaha:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks for your reply.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;The information that you have mentioned is the latest and apply for all the Braswell devices.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;We hope that this information may clarify this situation.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards,&lt;/P&gt;&lt;P&gt;Carlos_A.&lt;/P&gt;</description>
      <pubDate>Wed, 21 Jun 2017 18:22:59 GMT</pubDate>
      <guid>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219363#M1173</guid>
      <dc:creator>CarlosAM_INTEL</dc:creator>
      <dc:date>2017-06-21T18:22:59Z</dc:date>
    </item>
    <item>
      <title>Re: braswell sio spi not enabled</title>
      <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219364#M1174</link>
      <description>&lt;P&gt;Hello,&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;On old generation cpu baytrail: Fsp header file(fspvpd.h) contains :&lt;/P&gt;  UINT8                   PcdEnableSpi;              /* Offset 0x002B */&lt;P&gt;Not available on braswell, why ?&lt;/P&gt;&lt;P&gt;package fsp for braswell: BSW_FSP_KIT_MR1.tgz provided by intel.&lt;/P&gt;&lt;P&gt;FSP header file is an input for fspsiliconinit(),fspsiliconinit must activate  pci device as SPI&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best Regards&lt;/P&gt;&lt;P&gt;Sébastien&lt;/P&gt;</description>
      <pubDate>Thu, 22 Jun 2017 10:44:58 GMT</pubDate>
      <guid>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219364#M1174</guid>
      <dc:creator>sbass</dc:creator>
      <dc:date>2017-06-22T10:44:58Z</dc:date>
    </item>
    <item>
      <title>Re: braswell sio spi not enabled</title>
      <link>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219365#M1175</link>
      <description>&lt;P&gt;Hello, keziaha:&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Thanks for your update.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;In order to help you, we will contact you via email.&lt;/P&gt;&lt;P&gt;&lt;/P&gt;&lt;P&gt;Best regards,&lt;/P&gt;&lt;P&gt;Carlos_A.&lt;/P&gt;</description>
      <pubDate>Thu, 22 Jun 2017 11:25:57 GMT</pubDate>
      <guid>https://community.intel.com/t5/Embedded-Intel-Atom-Processors/braswell-sio-spi-not-enabled/m-p/219365#M1175</guid>
      <dc:creator>CarlosAM_INTEL</dc:creator>
      <dc:date>2017-06-22T11:25:57Z</dc:date>
    </item>
  </channel>
</rss>

