Hello,
I am working on the Cyclone 10 GX development board and need access to the USB (3.1) interface that connect to the XCVRs. What are the ideal settings in the Transceiver Native PHY IP Core to implement the USB protocol? Does a designer need to account of the I2C address?
Thanks
-Kyle
Hi Kyle,
Unfortunately USB protocol is not under Intel FPGA support plan, hence you won't be able to find any preset setting in transceiver NativePHY IP nor I have the knowledge to advise you on it.
For USB protocol solution support, typically Intel FPGA leverage 3rd party design house like SLS to provide USB solution support to customer.
Nevertheless, this is forum community. Hopefully there is other experience forum user that's familiar with USB design able to advise you better.
Thanks.
Regards,
dlim
For more complete information about compiler optimizations, see our Optimization Notice.