Link Copied
Hi Sir, can you attach the Quartus QAR file so that I can look clearer. With only the QSF I am unable to check those pin that not assigned, so Quartus will auto assign it and maybe will assign it into bank 5A and cause the conflict.
So, please attach QAR file for me to check, or check is there any IO with IO standard SSTL135 that do not have user location assignment in QSF.
Hi Sir, can you attach the Quartus QAR file so that I can look clearer. With only the QSF I am unable to check those pin that not assigned, so Quartus will auto assign it and maybe will assign it into bank 5A and cause the conflict.
So, please attach QAR file for me to check, or check is there any IO with IO standard SSTL135 that do not have user location assignment in QSF.
Hi BoonTοΌ
β
SolvedοΌ Thanks
β
Tedβ
Hi Ted,
Glad to hear it solved. Can you share a little bit what is the actual reason of the error? Is it a SSTL135 IO that does not has location assignment and auto assign to bank 5A?
HI BoonTοΌ
β
YesοΌU're rightοΌAn address line is assigned to band 5A.
Ted.Gaoβ
Hi Ted,
Thanks for sharing. θ°’θ°’δ½ π
π π π
Iβm glad that your question has been addressed, I now transition this thread to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread. Thank you.
For more complete information about compiler optimizations, see our Optimization Notice.