FPGA, SoC, And CPLD Boards And Kits
FPGA Evaluation and Development Kits
5922 Discussions

DDR3L 输入输出数据发生位移,对不上

TGao
Beginner
865 Views

Hi 您好,

客户在使用C10GX,10CX105,DDR3L读取测试中,发现读出的数虽然是对的,但是和写入的数地址上有偏移,位置对不上。每次上电的偏移,都不一样。现象如下图所示:能否帮助分析一下,现象。

写入的数据.jpg

读出的数.jpg

在DDR3 手册中,有如下描述,写入的时候,是按照字写的,但是没有见到是按照字读还是字节读,想确认下。

微信截图_20200516100022.png

Ted.Gao

0 Kudos
4 Replies
NurAida_A_Intel
Employee
808 Views

Hi Ted,

 

Is it possible to share your design or sharing the steps so that I can help to reproduce the issue locally?

 

Thanks

 

Regards,

Aida

0 Kudos
TGao
Beginner
808 Views

Hi NuraidaA,

 

the design was attached. FYI

Quartus 18.1 Pro

 

Ted

0 Kudos
NurAida_A_Intel
Employee
808 Views

Hi Ted,

 

I checked your design and I can see that you are using 150Mhz (half rate) on emif clk. Is it the similar frequency used in your sampling clock in signal tap?

 

Anyway, sometime time shift is due to the signaltap. As in you are using same frequency on both clk, so it might accidentally shifted. But, if your are not seeing any error/problem then there is nothing to worry about.

 

I recommend using higher frequency at your sample clock but please make sure it able to close timing.

 

Thanks

 

Regards,

Aida

 

0 Kudos
TGao
Beginner
808 Views
Hi NuraidaA, Thanks,I will try it. Ted
0 Kudos
Reply