FPGA, SoC, And CPLD Boards And Kits
FPGA Evaluation and Development Kits

General question in PLL

MK_ABQ
New Contributor III
897 Views

Hello,

A general question in PLL. I am currently working with an Intel IP which has an I/O PLL. The PLL will be locked once the input frequency is stable. At the same time, it says the jitter tolerance is about 100 ps. It seems contradictory. If am testing jitter, then the period will keep changing and the PLL is not gonna lock. so how does it work?

Thanks

0 Kudos
1 Solution
Farabi
Employee
823 Views

Hello,


In PLL simulation you cannot introduce jitter as the simulation model not include the jitter factors. There is requirement you need to follow for supplying clock source/oscillator to the PLL input, this spec already cover jitter and skew to make sure PLL working as expected in datasheet.


regards,

Farabi


View solution in original post

0 Kudos
6 Replies
Mike_Intel
Moderator
877 Views

Hello MK_ABQ,


Thank you for posting in Intel Ethernet Communities. 


For us to further check the issue, please provide the following details.


  1. What is the model of the Intel Ethernet network card that you are using?
  2. Are you designing a board/system with Embedded network card?
  3. Can you tell us more about this test or project that you are doing for us to assist you or route you to the correct team if needed.


If you have questions, please let us know. In case we do not hear from you, we will make a follow up after 3 workings days. Thank you.


Best regards,

Michael L.

Intel® Customer Support 


0 Kudos
MK_ABQ
New Contributor III
872 Views

Hi Mike,

I am not using an Ethernet IP. I am using a LVDS IP, and interested specifically to understand jitter/PLL behavior. Should I post this question in a different group?

 

Thanks

0 Kudos
Mike_Intel
Moderator
843 Views

Hello MK_ABQ,


Thank you for the update. Since you are inquiring about an FPGA product. I will route your case and thread to the correct group.


Please wait for their reply within 1 to 2 business days.


Thank you and stay safe.


Best regards,

Michael L.

Intel® Customer Support 


0 Kudos
AqidAyman_Intel
Employee
829 Views

Hello,


Thank you for reaching out to Intel FPGA Community.


Could you share which device are you using?


Regards,

Aqid Ayman


0 Kudos
MK_ABQ
New Contributor III
823 Views

Hi,

I am using Arria 10 FPGA. How do I introduce jitter in simulation ?

0 Kudos
Farabi
Employee
824 Views

Hello,


In PLL simulation you cannot introduce jitter as the simulation model not include the jitter factors. There is requirement you need to follow for supplying clock source/oscillator to the PLL input, this spec already cover jitter and skew to make sure PLL working as expected in datasheet.


regards,

Farabi


0 Kudos
Reply