FPGA, SoC, And CPLD Boards And Kits
FPGA Evaluation and Development Kits
5892 Discussions

Using 644.53125 MHz clock on Stratix V Dev Board

M3511
Novice
1,287 Views

Hi,

I need to use the 644.53125 MHz clock on the Stratix V development board.  Do I just need to connect to pins AB34/AB35? Or do I also need to set it to that particular frequency? Not completely clear on whether the U46 programmable LVDS quad-clock will already have 644.53125MHz on the pins when first powered up.

 

Thank you

0 Kudos
1 Solution
AR_A_Intel
Employee
1,174 Views

Hi

 

Thanks for update. Based on my understanding, dev kit board already pre-programed with certain default clock frequency value. The default clock frequency value can be checked via either user guide doc or from schematic. U46 CLK1 output 644.5313MHz by default this mean clock generator chip (for example U46) will generate clk1 output = 644.5313MHz directly. No need to set anything.


View solution in original post

8 Replies
M3511
Novice
1,275 Views

Also, does the QSFP breakout cable need to be active optical instead of passive copper?

0 Kudos
AR_A_Intel
Employee
1,223 Views

Hello

 

Welcome to INTEL forum. May we know, is this the board that you’re referring to?

https://www.intel.com/content/www/us/en/programmable/products/boards_and_kits/dev-kits/altera/kit-stratix-v-gx-100g.html


0 Kudos
AR_A_Intel
Employee
1,175 Views

Hi

 

Thanks for update. Based on my understanding, dev kit board already pre-programed with certain default clock frequency value. The default clock frequency value can be checked via either user guide doc or from schematic. U46 CLK1 output 644.5313MHz by default this mean clock generator chip (for example U46) will generate clk1 output = 644.5313MHz directly. No need to set anything.


M3511
Novice
1,157 Views

Thank you. I believe you are right.

Also, does it matter whether the QSFP breakout cable is active optical or passive copper?

0 Kudos
M3511
Novice
1,087 Views

Does it matter whether the QSFP breakout cable is active optical or passive copper?

0 Kudos
AR_A_Intel
Employee
1,046 Views

Hi

 

Based on m understanding, it shouldn’t matter and it depends on whether you using it with Intel FPGA IP or your own IP.

If you are using Intel FPGA IP then you could check the IP user guide doc for further clarification.


0 Kudos
AR_A_Intel
Employee
1,008 Views

Thanks for your update. This thread will be transitioned to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread. Thank you


0 Kudos
Reply