FPGA, SoC, And CPLD Boards And Kits
FPGA Evaluation and Development Kits
5892 Discussions

Vih and Vil parameters are not mentioned for the LVPECL input voltage in the FPGA Arria V datasheet.

User1579503626260295
631 Views

 

I am working on the signal integrity using hyperlynx for the FPGA Arria V GX. I am performing one simulation for the LVPECL input voltage to the FPGA in which I got the Vih=2.38 V and Vil= 1.63 V. But in datasheet of Arria V, these Vih and Vil parameters are not mentioned. In comment section they mention for data rate less than 700 Mbps the input voltage range should be within 0.45 V to 1.95 V. Can you please clarify whether it is a input voltage swing or voltage high and low logic limit?

Also for LVPECL they mention VID= 300 mV min. Is this single ended swing or differential swing?

 

Please find the attachment for the reference.

0 Kudos
3 Replies
YuanLi_S_Intel
Employee
499 Views

Hi Rahul,

 

This is the specification for differential pair.

 

Thank You.

0 Kudos
User1579503626260295
499 Views

Hi Bruce,

Thanks a lot for your response.

Actually I mentioned two specifications in which I have a doubt. Can you be more specific which specification you are talking about ?

 

Thank you.

0 Kudos
YuanLi_S_Intel
Employee
499 Views

Sorry for being not very clear. The datasheet that you have shown is actually referring to differential pair. Differential pair doesn't have VIH and VIL. What you need to focus on for differential pair is VID and VCM for input differential pair and VOD and VOCM for output differential pair.

0 Kudos
Reply