Intel® Quartus® Prime Software
Intel® Quartus® Prime Design Software, Design Entry, Synthesis, Simulation, Verification, Timing Analysis, System Design (Platform Designer, formerly Qsys)
16606 Discussions

adder is not packed into a DSP block in 1ST280EY2F55E2LGS1 FPGA.

SShiv1
Beginner
1,316 Views

I am using quartus18.1 dsp multiplier adder code template. adder is not packed into a DSP block in 1ST280EY2F55E2LGS1 FPGA. could you please send me the correct template.

0 Kudos
2 Replies
Nooraini_Y_Intel
Employee
444 Views

Hi,

 

Currently I am reviewing the forum for any open questions and found this thread. I apologize that no one seems to answer this question that you posted. Since it has been a while you posted this question, I'm wondering if you have found the answer? If not, please let me know, I will try to assign/find someone to assist you. Thank you.

 

Regards,

Nooraini

0 Kudos
CheePin_C_Intel
Employee
444 Views

Hi,

 

Sorry for the delay. As I understand it, you encounter issue with DSP block packing when using a code template in S10 devices. By the way, I notice there is a similar request through IPS case 397623. Not sure if it is similar to this.

 

For your information, to allow the Fitter to pack into the DSP block correctly, you may do the one of the following:

 

1. Use the DSP Native IPs which you observe no issue with the DSP packing

 

2. Refer to the template which falls under:

 

Quartus -> Insert Templates -> Languague templates -> Verilog HDL -> Full Designs -> Arithmetic -> DSP Features -> DSP Features for 14-nm Device

I have tested running compilation with one of the template from the above and does not observe any warning on packing.

 

Please let me know if there is any concern. Thank you very much.

 

 

Best regards,

Chee Pin

0 Kudos
Reply