Nios® V/II Embedded Design Suite (EDS)
Support for Embedded Development Tools, Processors (SoCs and Nios® V/II processor), Embedded Development Suites (EDSs), Boot and Configuration, Operating Systems, C and C++
12600 Discussions

Managing Complexities in the age of multi-ARM cores and multi-DSP cores?

joe306
New Contributor I
1,196 Views

   Hello, I would like to get some comments of my questions about managing complexities and costs in this age of multi-core ARM and multi-cores DSPs. I have co-workers that have spent months working on the software for one of today's post powerful multi-core ARM+DSP processors. They tell me of the problems they have in getting things working and also the lack of documentation and the frustration they have when the processor vendor uses third party tools to configure the device because there are thousands of registers that need to be configured. So, we can get everything done on one chip but at an extremely high cost and the possibility that only a few engineers can keep the device running. I've almost jumped on board and started selecting one of these devices but stopped short at the increased life-cycle+support costs that I would pass onto the customer. My conclusion is to keep things manageable by using more two or more devices and link them together using their built-in high speed links.

 

 

   Has anyone else came across this or thought about the increased cost of using these kind of devices?

0 Kudos
1 Reply
Nooraini_Y_Intel
Employee
492 Views

Hi Joe306,

 

Currently I am reviewing the forum for any open questions and found this thread. I apologize that no one seems to answer this question that you posted. Reading this post, I'm not entirely sure if I understand what you are asking here if it relates to our Intel FPGA product or purely about ARM+DSP processors (non-Intel FPGA). Are you asking about ARM+DSP processor application with FPGA as an alternative solution? Please do clarify here on what is your requirement. Thank you.

 

Regards,

Nooraini

0 Kudos
Reply