- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
We are using Cyclone 10GX development board for our project. We have designed a FMC daughter card for using it with the FPGA board. The Signal Integrity on our daughter card is closed at >10Gbps data rate. We have configured the SerDes transmitter to send PRBS data on SerDes channel DP0_C2M_P/N. We are using LeCroy SDA813Zi equipment to probe the signal on our daughter card. The signal does not look clean and when we loop back through our daughter card, there is big BER observed on SerDes receiver. At 5Gbps, the BER is good without problems. Can you suggest us any settings on transmitter side to enhance the signal so that the signal seen on our daughter card is clean at 10Gbps? Is there any limitation of SerDes in Cyclone10GX for using at 10Gbps? Eyediagram is attached for your reference.
Link Copied
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Can anyone from Intel answer to my question? We are using your FPGA, software tools and you have changed the support policies and now we are stuck.
Naveen
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
You can increase the Transmitter Vod and tune Transmitter Pre-emphasis to enhance the signal from Transmitter side
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page