Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
20641 Discussions

Max10 vccio power sequence

fra29
Beginner
869 Views

Hi,

I want to use a Max10 FPGA (10M04DAF256) with two different VccIO voltages: 3.3V and 1.8V.

The issue is that the 3.3V and 1.8V power supplies will not ramp at the same time.

Banks 1B and 8 will be powered by 3.3V at the same time as the VCC, VCCINT, VCCA, VCCD_PLL.

But Bank 3 and 4 will be powered later (can be up to 1 second later) by 1.8V.

Will the Max10 be configured and operational (enter user mode) on its banks 1B and 8 in the mean time ? (i.e. in the interval of time between the apparition of the 3.3V and the apparition of the 1.8V)

Thank you.

0 Kudos
1 Solution
AminT_Intel
Employee
837 Views

Hello,

 

Yes that will be okay.

 

Thanks

View solution in original post

0 Kudos
3 Replies
AminT_Intel
Employee
856 Views

Hello, 

 

Yes they will enter the user mode if that is how you designed it. You can refer to page 28 of this document for detailed explanation of configuration sequence for Intel Max 10 devices from this link: https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/max-10/ug_m10_config.pdf

 

Thank you,

Amin

0 Kudos
fra29
Beginner
846 Views

Hello Amin,

Thank you for your answer concerning the user mode.

Is it safe for the device to have some of its IO banks powered seconds after VCC, VCCINT, VCCA, VCCD_PLL, VCCIO8, VCCIO1B ?

Best regards

0 Kudos
AminT_Intel
Employee
838 Views

Hello,

 

Yes that will be okay.

 

Thanks

0 Kudos
Reply