- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
I have a question about the LVDS SERDES in the Agilex 7 F-Series.
The Device Data Sheet mentions the parameter tREFPJ.
Does the rx_inclock of the LVDS SERDES Receiver need to meet this requirement?
I am trying to receive serial data output from Texas Instruments DS90CR481 using the FPGA's LVDS SERDES Receiver.
The SERDES CLOCK is 100MHz with a cycle-to-cycle jitter of 100 ps, which meets the FPGA's tINCCJ requirement, but is likely to not meet the tREFPJ requirement.
- Tags:
- Agilex 7
Link Copied
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
I apologize for the unclear explanation. Please allow me to explain my concerns more clearly.
I’m assuming a circuit configuration as shown below:
I would like to ask about the following two points:
1. Requirement for tREFPJ
When configuring an LVDS SerDes receiver, is it necessary to meet the tREFPJ specification?
Stratix 10 also includes an LVDS SerDes, but this parameter is not listed in its documentation.
2. Interpretation of tREFPJ
Is it correct to understand tREFPJ as the integrated phase noise power spectral density of the CLK(LVDS) over the frequency range of 10 kHz to 50 MHz?
Thank you for your support.

- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page