- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi:
I use native phy to design SDI routine.
The data rate of Native PHY is 2970M and the data width is 20bit, and the simulation can be serialized normally.
However, after the data rate of Native PHY is 5940M and the data width is 40bit, it can't be serialized normally.
The simulation data is always 0, and signals such as pll lock and tx ready are normal.
All of the above use standard pcs.
Can you provide some ideas?
Thank you
- Tags:
- phy
Link Copied
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
May I know which device are you using?
Regards,
Aqid
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
If you refer to the user guide, there is a mention in the note that supported FPGA fabric to PCS interface widths and the supported data rates are pending characterization.
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
As we do not receive any response from you on the previous question/reply/answer that we have provided, please login to ‘https://supporttickets.intel.com’, view details of the desire request, and post a feed/response within the next 15 days to allow me to continue to support you. After 15 days, this thread will be transitioned to community support. The community users will be able to help you on your follow-up questions.

- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page