- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
I have a system clock which is at 26 MHz (CLK A). It is used to generate the ADC SPI Clock which is of 13 MHz (CLK B)being generated from the CLKA at certain states of a state machine. Else CLK B is always held low. what are the necessary constraints required for this clock and it also affects some other registers in the system
Link Copied
1 Reply
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi,
This link https://community.intel.com/t5/FPGA-Wiki/Constrain-SPI-Core/ta-p/735358 probably will help you
Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page