Intel® Quartus® Prime Software
Intel® Quartus® Prime Design Software, Design Entry, Synthesis, Simulation, Verification, Timing Analysis, System Design (Platform Designer, formerly Qsys)

E-tile Clock management

khagesh1010
Novice
773 Views

Hi,

I am using Agilex -7 with 1 Etile & Ptile version. On E-tile i have to interface 10G ethernet IP and JESD204B IP both. For 10G ethernet 156.25MHz clock is mapped on REFCLK[7] and for JESD204B 150MHz clock is mapped on REFCLK[0] of BANK 9A. 

i just want to know
1. whether this assignment of clock is OK? - I need to give priority to JESD204B .

2. Or 10G is require the REFCLK[0] for initial configuration of PMA? 

Please confirm clock mapping.

--

Khagesh Khandelwal 

0 Kudos
5 Replies
SamJak
New Contributor I
705 Views

Hi,

 

Any Update on this??

 

---

ZiYing_Intel
Employee
597 Views

Hi,


May I know the FPGA OPN number that you use?


Best regards,

zying


0 Kudos
khagesh1010
Novice
582 Views

FPGA Part no: AGFB014R24B2I3V

0 Kudos
ZiYing_Intel
Employee
521 Views

Hi Khagesh,


Your clock mapping should be fine because pin used was same as the example design.


Best regards,

zying



0 Kudos
ZiYing_Intel
Employee
470 Views

Hi,


Since no hear any feedback from you, I now transition this thread to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread.


Best regards,

zying


0 Kudos
Reply