- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi,
I am using Agilex -7 with 1 Etile & Ptile version. On E-tile i have to interface 10G ethernet IP and JESD204B IP both. For 10G ethernet 156.25MHz clock is mapped on REFCLK[7] and for JESD204B 150MHz clock is mapped on REFCLK[0] of BANK 9A.
i just want to know
1. whether this assignment of clock is OK? - I need to give priority to JESD204B .
2. Or 10G is require the REFCLK[0] for initial configuration of PMA?
Please confirm clock mapping.
--
Khagesh Khandelwal
Link Copied
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi,
Any Update on this??
---
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi,
May I know the FPGA OPN number that you use?
Best regards,
zying
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
FPGA Part no: AGFB014R24B2I3V
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi Khagesh,
Your clock mapping should be fine because pin used was same as the example design.
Best regards,
zying
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi,
Since no hear any feedback from you, I now transition this thread to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread.
Best regards,
zying
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page