- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi everyone,
I am using a 12bits differential ADC with a clock rate of 245.76MHz interfaced with the Altera Stratix IV GX board by the HSMC connector. I am trying to add timing constaints to my design but I don't know how much input delay I should mention. I have only an information about the data output from the ADC which has a data to clock skew of -0.3ns minimum and 0.5ns maximum. Please help me in that issue ASAP I am really in rush. Thank you.Link Copied
0 Replies

Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page