- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
In my design I have a 3.3V LVTTL interface with a silab PLL which operates at 2.5V LVCMOS. The Voh value of the lvcmos is 2.1V and the Vih of the 3.3V LVTTL is 1.7V. Now, since the noise margin is 0.4V I guess that no problem will occur. Should I be careful of anything else? Is there any problem with connecting these two interfaces directly? (direction of 3.3V to 2.5V is lowered with voltage divider). I thank you all, Boris.Link Copied
2 Replies
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Any opinions?
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Looks O.K. in my opinion. I would do the same. You should check, that no reflections are present, causing possible double clocking.

Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page