- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Hello Team,
To debug a Cyclone V FPGA, USB Blaster Debugger(UG-USB81204) is considered for debugging purpose. In JTAG interface, there are TCK, TDI & TMS are output signals and TDO input signal.
In JTAG timing specifications of debugger, following inputs are required.
1. Please provide the TCK clock range?
2. TDI and TMS are driven by debugger from falling edge of TCK. what will be output delay of debugger while driving TDI and TMS?
3. For TDO input, what are the setup time and hold time requirement of debugger?
please provide the required inputs.
링크가 복사됨
- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Hi,
there's no official specification as far as I know, but the same question has been answered in a recent thread.
Re: USB Blaster Download cable_Timing Specification - Intel Community
I you have still open points, what's the problem behind your question?
Regards
Frank
- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Hi,
Any further assistance needed for this case?
Regards,
Aiman
- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
- As we do not receive any response from you on the previous question/reply/answer that we have provided. Please login to ‘ https://supporttickets.intel.com’, view details of the desire request, and post a feed/response within the next 15 days to allow me to continue to support you. After 15 days, this thread will be transitioned to community support. The community users will be able to help you on your follow-up questions.
