- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
We are trying to implement SPI core using verlig code. If rom is not added and with just the core , code is working well. but when we try to add rom( on-chip memoery in Altera Sopc), we are getting some errors as show in the attachment. Can anyone let us know, how to compensate those. Thanks, vrvLink Copied
1 Reply
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
it says that you drive address bus twice (or more)
make sure where address-bus is connected to. maybe it is connected to port of on-chip-rom of output.(maybe). bye bye then.
Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page