Success! Subscription added.
Success! Subscription removed.
Sorry, you must verify to complete this action. Please click the verification link in your email. You may re-send via your profile.
How to use Arria 10 Pin Planning tool to quickly develop and validate your transceiver based design.
The document link below describes how a user can quickly develop an A10 pinout using some of the common IP’s that are used for Transceiver based systems. This includes the fundamental building block of the Native PHY, and other IP’s such as Hard PCIe (Gen 2 and Gen3) and the TSE(Triple Speed Ethernet) IP.
File:Using the A10 Pin Planner design v001.zip
This design example shows implementation of Native PHY, and other IP’s such as Hard PCIe (Gen 2 and Gen3) and the TSE(Triple Speed Ethernet) IP.
File:FPGA TOP A10 Pin Planner Design.qar
The table below lists the specifications for this design:
Attribute | Specification |
Device | Arria 10 |
Quartus version | QuartusII v14.0a10s |
Modelsim version | Modelsim SE v10.4d |
Datarate | Various |
Data pattern | Various |
Number of channels | Various |
IP used | Native PHY IP,ATX PLL IP, fPLL IP,Transceiver PHY reset controller |
The document link below describes how a user can quickly develop an A10 pinout using some of the common IP’s that are used for Transceiver based systems. This includes the fundamental building block of the Native PHY, and other IP’s such as Hard PCIe (Gen 2 and Gen3), TSE(Triple Speed Ethernet),XAUI, 10G Base-KR, Seriallite III, LL 10G/40G, Interlaken, JESD204B IP.
File:Using the A10 Pin Planner design v002.zip
This design example shows implementation of Native PHY, and other IP’s such as Hard PCIe (Gen 2 and Gen3) TSE(Triple Speed Ethernet),XAUI, 10G Base-KR, Seriallite III, LL 10G/40G, Interlaken, JESD204B IP.
The table below lists the specifications for this design:
Attribute | Specification |
Device | Arria 10 |
Quartus version | QuartusII v14.0a10s |
Modelsim version | Modelsim SE v10.4d |
Datarate | Various |
Data pattern | Various |
Number of channels | Various |
IP used | Native PHY IP,ATX PLL IP, fPLL IP, Transceiver PHY reset controller |
© 2013 Altera Corporation. The material in this wiki page or document is provided AS-IS and is not
supported by Altera Corporation. Use the material in this document at your own risk; it might be, for example, objectionable,
misleading or inaccurate. Retrieved from http://www.alterawiki.com/wiki/Altera_Wiki
Community support is provided Monday to Friday. Other contact methods are available here.
Intel does not verify all solutions, including but not limited to any file transfers that may appear in this community. Accordingly, Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade.
For more complete information about compiler optimizations, see our Optimization Notice.