FPGA Intellectual Property
PCI Express*, Networking and Connectivity, Memory Interfaces, DSP IP, and Video IP
6526 Discussions

Timing for PLL clock PLL_RECONFIG~FMAX_CAP_FF

K_Crocker
Novice
445 Views

Each PLL instantiated in my design has a PLL_RECONFIG~FMAX_CAP_FF clock that isn't constrained. Can I constrain these clocks, and, if so, what frequency value should I use? TIA for your answer!

Labels (1)
0 Kudos
1 Solution
K_Crocker
Novice
317 Views

Hi Richard,

The design is quite large, so I can't share it. But to the point, the error is within the Reconfigurable PLL IP block. I think it has to do with the strange timing of the "phase_done" signal, which I believe I have accounted for after carefully reading the user guide. I was hoping that you might have some special knowledge from seeing this condition before.

So, that said, I think I'll false path or underconstrain the "clock" to get around the issue and close out this request. Thank you for your help.

View solution in original post

0 Kudos
4 Replies
RichardTanSY_Intel
393 Views

Which device are you using?

Kindly share your design by archiving the project (Project > Archive Project) so that I can investigate it further.


Regards,

Richard Tan


0 Kudos
RichardTanSY_Intel
345 Views

Hi,


Do you able to share the design with us?


Regards,

Richard Tan


0 Kudos
K_Crocker
Novice
318 Views

Hi Richard,

The design is quite large, so I can't share it. But to the point, the error is within the Reconfigurable PLL IP block. I think it has to do with the strange timing of the "phase_done" signal, which I believe I have accounted for after carefully reading the user guide. I was hoping that you might have some special knowledge from seeing this condition before.

So, that said, I think I'll false path or underconstrain the "clock" to get around the issue and close out this request. Thank you for your help.

0 Kudos
RichardTanSY_Intel
298 Views

Noted. If you encounter any further issues, feel free to submit a new case for support.

You may also consider creating a simplified design to replicate the issue.


Now, I will transitioning this thread to community support. If you have any further questions or concerns, please don't hesitate to reach out. Please login to ‘https://supporttickets.intel.com’, view details of the desire request, and post a feed/response within the next 15 days to allow me to continue to support you. After 15 days, this thread will be transitioned to community support.

The community users will be able to help you on your follow-up questions.


Thank you and have a great day!


Best Regards,

Richard Tan


0 Kudos
Reply