FPGA, SoC, And CPLD Boards And Kits
FPGA Evaluation and Development Kits
6472 討論

How can I simulate dedicated high speed clock input pins in HyperLynx by FPGA's IBIS model?

LFang7
初學者
1,204 檢視

Hi,

I download  EP4SE530's IBIS model, but I can not find the dedicated high speed clock input pins in the model. The pin name is CLK[1,3,8,10]. So how can I simulate dedicated high speed clock input pins in HyperLynx by FPGA's IBIS model?IBIS model list.png

Yours,

Longyu

0 積分
1 解決方案
YuanLi_S_Intel
791 檢視
Hi Fang Longyu, There is no dedicated IBIS model for these pin. Since the I/O Standard in Intel PSG FPGA is programmable, you may use the I/O standard that you choose for that input clock pin as the IBIS model. Example: if you use 2.5V I/O standard, you can use 2.5Vcmos IBIS model. Regards, YL

在原始文章中檢視解決方案

1 回應
YuanLi_S_Intel
792 檢視
Hi Fang Longyu, There is no dedicated IBIS model for these pin. Since the I/O Standard in Intel PSG FPGA is programmable, you may use the I/O standard that you choose for that input clock pin as the IBIS model. Example: if you use 2.5V I/O standard, you can use 2.5Vcmos IBIS model. Regards, YL
回覆