We have a task to implement PR function,we have find some projects on github,below
https://github.com/intel/fpga-partial-reconfig/tree/master/ref_designs
but my fpga is agilex AGFB023R25A2E3V,I need to change the model of the fpga from s10 to agilex,in this process,pcie IP from s10 to agilex(multi channel dma p tile for pcie),finally we get the .sof file。
After we program the FPGA, access the bar space through mem,it is timeout, and there is no write or read signal on the sinaltap is pulled high.
Can you provide a demo with PR on agilex?
also when we only use multi channel dma p tile for pcie (agilex PCIE IP ),access the bar space through mem,it also is timeout.
thank you,Looking forward to your reply!
链接已复制
Hi ,
For Partial Reconfig (Agilex) you may refer to AN 953
If you need to bring up the system, you may get our golden board design and .sof file from
Hope this helpful.
Regards,
Wei Chuan
Hi,
I wish to follow up with you about this case.
Do you have any further questions on this matter ?
Else I would like to have your permission to close this forum ticket
Regards,
Wincent_Intel
Hi
We have not hear from you and this Case is idling. It is not recommended to idle for too long.
Therefore following our support policy, I have to put this case in close status. My apologies if any inconvenience cause
Hence, This thread will be transitioned to community support.
If you have a new question, feel free to open a new thread to get support from Intel experts.
Otherwise, the community users will continue to help you on this thread. Thank you
If you feel your support experience was less than a 9 or 10,
please allow me to correct it before closing or let me know the cause so that I may improve your future support experience.
Regards,
Wincent_Intel
