- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi everyone,
I have a simple question from an expert of the EDA tools. If I set a fmax of say 300 MHz and the QuartusII STA reports the fmax achieved is 280MHz. The STA also provides a list of failing paths. If suppose I change the fmax to 275MHz and run only the STA without recompiling the whole design for the new fmax. The STA will provide no failing paths for this fmax. Will this image work in FPGA at the new fmax. I haven't yet tried this into the FPGA for non availability of the test board. I think it should work. Thanks,Link Copied
1 Reply
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Yes, it will. I would recommend running Processing -> Start -> TimeQuest, which will run the full TQ flow, i.e. it will analyze all timing models which is a normal part of sign-off flow, but if it passes you're good to go. (Another example I see is a design failing timing, and the user realizes the failing paths can be false path'd or multicycled. They change the .sdc, re-run TQ, and if it passes they're good...)

Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page