Nios® V/II Embedded Design Suite (EDS)
Support for Embedded Development Tools, Processors (SoCs and Nios® V/II processor), Embedded Development Suites (EDSs), Boot and Configuration, Operating Systems, C and C++
Announcements
FPGA community forums and blogs on community.intel.com are migrating to the new Altera Community and are read-only. For urgent support needs during this transition, please visit the FPGA Design Resources page or contact an Altera Authorized Distributor.
12748 Discussions

Changing HPS SDRAM parameters in Qsys need to rebuild the whole FPGA

Altera_Forum
Honored Contributor II
1,587 Views

I am investigating a issue with HPS SDRAM. What i am doing here is changing some HPS SDRAM parameter in Qsys and recompile HPS. 

My question is do i need to rebuild the whole FPGA to make the HPS change active? 

If not, then it will save us lots of time for debugging. 

 

Thank you.
0 Kudos
3 Replies
Altera_Forum
Honored Contributor II
889 Views

If I am not mistaken, you only need to regenerate the Qsys component --> that will regenerate the hardware-software handoff files (including the calibration needed for the HPS SDRAM). Then it is a matter of updating the preloader with the latest changes... (again, assuming you are using the bsp-editor tool to generate the preloader that calibrates the SDRAM)

0 Kudos
Altera_Forum
Honored Contributor II
889 Views

Thank you, Sunshine. 

That is my guess too. Yes, i am using bsp-editor to update preloader.
0 Kudos
Altera_Forum
Honored Contributor II
889 Views

No, I tried. If I just regen the HPS in Qsys, but do not recompile the whole FPGA, it turned out the hps_isw_handoff files are not updated at all....

0 Kudos
Reply