Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
21585 Discussions

LVDS Serdes in Cyclone 10 LP and GX devices

UMall1
Nouveau contributeur I
162 Visites

I am looking for tables that list the max performance statistics of LVDS Serdes blocks in the 

 

1. Cyclone 10 LP

2. Cyclone 10GX

 

devices. Requesting help locating these pages.

 

Thank you.

0 Compliments
1 Solution
FvM
Contributeur émérite II
133 Visites

Hi,
Cyclone 10 LP datasheet
Table 27. True LVDS Transmitter Timing Specifications for Intel Cyclone 10 LP Devices
Table 29. LVDS Receiver Timing Specifications for Intel Cyclone 10 LP Devices

Cyclone 10 GX datasheet
Table 37. High-Speed I/O Specifications for Intel Cyclone 10 GX Devices

 

Important feature of Cyclone 10 GX LVDS receiver is DPA and CDR capability, synchronize to serial data stream without external clock.

All documents can be found here https://www.intel.com/content/www/us/en/support/programmable/support-resources/design-guidance/fpga-developer-center.html

Voir la solution dans l'envoi d'origine

0 Compliments
1 Répondre
FvM
Contributeur émérite II
134 Visites

Hi,
Cyclone 10 LP datasheet
Table 27. True LVDS Transmitter Timing Specifications for Intel Cyclone 10 LP Devices
Table 29. LVDS Receiver Timing Specifications for Intel Cyclone 10 LP Devices

Cyclone 10 GX datasheet
Table 37. High-Speed I/O Specifications for Intel Cyclone 10 GX Devices

 

Important feature of Cyclone 10 GX LVDS receiver is DPA and CDR capability, synchronize to serial data stream without external clock.

All documents can be found here https://www.intel.com/content/www/us/en/support/programmable/support-resources/design-guidance/fpga-developer-center.html

0 Compliments
Répondre