Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
20718 Discussions

Stratix 10 - pin BB17 PCIE_RT_S10_PERSTn

tm1701
Novice
1,601 Views

Hello,

I have a question regarding PIN BB17 of the Stratix 10 MX FPGA.

According to the  Stratix-10 schematic BB17 is an output pin of IO Bank 3A that's connected to a Max10 (see page 32 and page 45 of the schematic). The name of the Signal is PCIE_RT_S10_PERSTn.

The Pin is not mentioned in the Stratix 10 User-Guide.

What's the purpose of the Pin, and how do we need to use it in a Design using a PCI Express Hard IP-Core configured as Root-Port?

Perstn is a PCIe reset and RT in the signal name indicates it's a signal for the Root-Port IP-Core..

Thanks in advance for any help.

 

Labels (1)
0 Kudos
1 Solution
hareesh
Employee
1,445 Views

Hi,


this pin is used to drive the PERST to the endpoint that is connected to the J7 connector. 3B GPIO output goes to Max10, and then the Max10 will assert the PERST to EP (PCIE_RT_PERST). This should be driven by user logic in the FPGA design and can be based on the PERST output of the RP IP itself if the PERST input to it is coming from elsewhere (double check where the PERST input is coming from.. in some devkit, the GPIO output loops back and drives the RP PERST as well as the EP, so in that case PERST can be driven by some independent logic).


View solution in original post

10 Replies
hareesh
Employee
1,572 Views

Hi,

 

Thanks for contacting Intel. I'm assigned to support request.

I'll investigate and get back to you soon. Thanks for your patience.

 

Best regards,

Hareesh B.


0 Kudos
hareesh
Employee
1,526 Views

Hi,


I am discussing this with the team. we need some more time.


0 Kudos
hareesh
Employee
1,466 Views

Hi,


i need some more time.


0 Kudos
hareesh
Employee
1,446 Views

Hi,


this pin is used to drive the PERST to the endpoint that is connected to the J7 connector. 3B GPIO output goes to Max10, and then the Max10 will assert the PERST to EP (PCIE_RT_PERST). This should be driven by user logic in the FPGA design and can be based on the PERST output of the RP IP itself if the PERST input to it is coming from elsewhere (double check where the PERST input is coming from.. in some devkit, the GPIO output loops back and drives the RP PERST as well as the EP, so in that case PERST can be driven by some independent logic).


tm1701
Novice
1,415 Views

Hi,

thank your for the response.

 

According to the PCIe Specification the PERST Pin (on connector J7) indicates when the applied main power is within the specified tolerance and stable.
Just for my understanding, if I were to drive pin BB17 PCIE_RT_S10_PERSTn constant High, would the Max10 then only assert the PERST to EP Pin if the above condition is fulfilled, i.e. main power is stable?

 

 


@hareesh  wrote:
[...] and can be based on the PERST output of the RP IP itself[...]

 


Regarding the above statement, could you please explain which PERST output of the RP IP you mean?
I am only aware of a Perst input to the RP IP-Core itself, which isn't driven by user logic but connects to PIN B10 S10_PCIE_PERSTn1.

 

Kind regards!

 

 

0 Kudos
hareesh
Employee
1,380 Views

Hi,

do you have any queries?


still, do you need help?


0 Kudos
tm1701
Novice
1,362 Views

I've posted a question before regarding how the input of the pin should be derived from a output of the RP IP itself.

Else I do not have any further queries.

0 Kudos
hareesh
Employee
876 Views

Hi,

I am discussing this with the team. please give me some time.

0 Kudos
hareesh
Employee
824 Views

Hi,

3B GPIO output goes to Max10, and then the Max10 will assert the PERST to EP (PCIE_RT_PERST). This should be driven by user logic in the FPGA design



0 Kudos
hareesh
Employee
822 Views

As we do not receive any response from you on the previous question/reply/answer that we have provided. Please login to ‘https://supporttickets.intel.com’, view details of the desire request, and post a feed/response within the next 15 days to allow me to continue to support you. After 15 days, this thread will be transitioned to community support. The community users will be able to help you on your follow-up questions.


0 Kudos
Reply