- 新着としてマーク
- ブックマーク
- 購読
- ミュート
- RSS フィードを購読する
- ハイライト
- 印刷
- 不適切なコンテンツを報告
Hello,
In my design using Stratix III FPGA, I have one dynamic reconfigurable PLL (top/bottom type). Beside setting up the parameters to generate output clocks [Fout = (Fin x M)/(N x C)], I would like to know more on how to control the jitter. I read the Altera HandBook I on other parameters such as VCO, charge pump, loop filter that can have effect on the output clock jitter. But I'm still not clear on how to set these paramters (one time or dynamically) to achieve the optimized control of jitter. Can anyone help... Thank you,....Davenコピーされたリンク
0 返答(返信)
