- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
I am working on a design in which I'd like to receive transceiver data synchronous to an fPLL clock, and then transfer that data to another part of a design using a collection of synchronous I/O PLL generated clocks. Is there any guidance or documentation for cascading an fPLL clock to an I/O PLL such that the fPLL output clock (I/O PLL reference clock) is phase aligned/synchronous to the I/O PLL output clocks?
Thanks!
Link Copied
1 Reply
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
After looking into this more, it looks like the I/O PLL does not lock when fed by the fPLL at all, is there any guidance regarding this?

Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page