- 新着としてマーク
- ブックマーク
- 購読
- ミュート
- RSS フィードを購読する
- ハイライト
- 印刷
- 不適切なコンテンツを報告
Hi,
I have a hybrid system where an MSGDMA MM-ST reads data from DDR3 SDRAM to a custom made component on the FPGA that filters the data. Simultaneously another MSGDMA ST-MM reads the output back to the DDR3 SDRAM. They each use a port of the fpga2SDRam bridge. The whole system (including bridges) works at 100 MHz. My problem is with the DMA writing back the data to SDRAM. If the quantity to transfer is large, it sometimes truncates or even reorders data as it is writing it back ! Is this normal ? Are there any solutions to this ? Thank you in advanceコピーされたリンク
0 返答(返信)
