FPGA, SoC, And CPLD Boards And Kits
FPGA Evaluation and Development Kits
6472 讨论

Simulating by ModelSIM signals multiple blocks nested inside each other on quartus||

Savino
初学者
3,932 次查看

good morning, in the quartus|| environment I inserted in a new schematic file, two blocks: an LPM Counter and an LPM compare and other signal like clock, ect. After that I created a new block containing the two block. Now if I try to simulate the entire program with modelSIM, in the work folder only the signals of the two blocks "LPM Counter" and "LPM compare" appear but not all those that are there. How can I solve this problem.

标签 (1)
0 项奖励
1 解答
ShengN_Intel
员工
3,689 次查看

Hi,

 

Please follow the previous mentioned steps.

In work library, double click the main screenshot:

work.png

In object panel, you'll see those signals clk, clk_en, cnt_en, as_res, spi, out. Select all and right-click -> Add Wave screenshot:

object.png

Those signals will be added to wave panel screenshot:

wave.png

 

Thanks,

Regards,

Sheng

 

在原帖中查看解决方案

0 项奖励
20 回复数
FvM
名誉分销商 II
3,910 次查看
Hi,
I thought up to now, schematic design must be converted to HDL for ModelSim?
0 项奖励
Savino
初学者
3,906 次查看

hi, i am a little bit confused. in order to simulate all the signals I need, do I have to convert the main file (which contains other blocks) into an HDL file? How do I do it?

0 项奖励
Savino
初学者
3,890 次查看

I converted the file in verilog HDL but when i lunch modelSIM, in work folder still i dont see all the entire signal i need

0 项奖励
ShengN_Intel
员工
3,834 次查看

Hi,


Probably provide the design for a view?


0 项奖励
Savino
初学者
3,821 次查看

hi, I had already provide up the two file of the design. Below attached again. My goal is view and force some signals in simulation by means ModelSim, all signal in the project, like spi signal ecc because when i lunch ModelSim, in work folder i only can simulate and force the signals of the two megafunction block and not the other signal. It seems that it only needs blocks from the magafunction libraries to work. So how can i simulate nad force all signals in my design?

0 项奖励
ShengN_Intel
员工
3,803 次查看

Hi,


Possible provide the .qar file? Go to Project -> Archive Project


0 项奖励
Savino
初学者
3,796 次查看

sure, attached

0 项奖励
ShengN_Intel
员工
3,774 次查看

Hi,


You have to change the .bdf to HDL files. After compilation, go to Tools -> Run Simulation Tool -> RTL Simulation.

In modelsim, go to Library tab and under work right click main -> Simulate. In Objects panel, there'll be signals, select them -> right-click and Add Wave.

Or go to Sim panel, right-click main -> Add Wave. If want more signals from submodule, right-click main -> Add to -> Wave -> All items in region and below.

Those signals will be added to the Wave panel.


Thanks,

Regards,

Sheng


0 项奖励
Savino
初学者
3,762 次查看

Hi, I think I didn't explain myself. Tomorrow I will try to write again what is my issue

0 项奖励
ShengN_Intel
员工
3,712 次查看

Hi,


Sure, let me know if i miss anything?


Thanks,

Regards,

Sheng


0 项奖励
Savino
初学者
3,696 次查看

So, in the attached project there is a file containing two megafunction blocks, an LPM_Counter and an LPM_Compare, called "Portante_u_v_w". After connecting the various inputs and outputs to them, I created a new file called "Main" from this "Schematic" file. In the "Main" file there are the same inputs and outputs present in the schematic containing the two megafunction objects described above.
The problem now is that: both with the "Main" file open, and with the "Portante_u_v_w" file, I launch the RTL SImulation simulation, ModelSIm opens, but in the work folder I can only add and display the inputs and outputs of the LPM_Counter and LPM_Compare megafunction objects, but not the external signals. So for example, looking at the input and output signals shown in the "Main" file, I can't add the waves in the ModelSIm environment, but only the signals of the individual megafunction objects. I hope it's clear now what I want to solve.
Again, I repeat my request: with the "Main" file open, I want to be able to simulate and add waves in the ModelSim environment the signals that appear in the "Main" file, that is:
- clk
- clk_en
- cnt_en
- as_res
- spi
- out

I hope now is clear and i hope to reach my goal.

0 项奖励
ShengN_Intel
员工
3,690 次查看

Hi,

 

Please follow the previous mentioned steps.

In work library, double click the main screenshot:

work.png

In object panel, you'll see those signals clk, clk_en, cnt_en, as_res, spi, out. Select all and right-click -> Add Wave screenshot:

object.png

Those signals will be added to wave panel screenshot:

wave.png

 

Thanks,

Regards,

Sheng

 

0 项奖励
Savino
初学者
3,680 次查看

hi, I create a block first, after I create a file .hdl (main) but when I simulate by means ModelSIm, in work folder is missing the main file.

0 项奖励
Savino
初学者
3,679 次查看

could send me back the entier project with files main ecc how you showed me in screenshot please?

0 项奖励
Savino
初学者
3,678 次查看

hi, i reach the goal. Tks a lot

0 项奖励
Savino
初学者
3,676 次查看

I ask at the end some tips: can you explain the procedure to change the extension to the file from .bdf to .hdl? This why I am not sure wich file I need to change the extension, at main file or at the file that contain all the block. I tried to change at one file but after i am not able anymore to see the file himself since i change the extension. This only please.

0 项奖励
ShengN_Intel
员工
3,601 次查看

Hi,

 

In Project Navigator -> Files, all the .bdf need to be changed to HDL. Double click the .bdf -> File -> Create/Update -> Create HDL Design File from Current File.

Then include the HDL files (.v/.vhd) to Project Navigator and remove the .bdf from Project Navigator. Attached the design for your reference.

 

Thanks,

Regards,

Sheng

 

0 项奖励
Savino
初学者
3,596 次查看

again many tks, all clear now and i can simulate all that I need. Very good community here.

 

I have now a new question: when I open ModelSIm and I try to force a variable (ex. at 15 bitn lenght), i know how force but, is possible load some value (like a pre-load?). I mean: i want load some data that  each clock cycle need to be update with new force value. Is it posible?.

Examplke:

clk          = 1      0       1         0         1         0          1         0           1           0            1            0           1         0         ..................ecc

q(13..0) = 1      3         4        5       7         7        66         76          45         34        55       66           77       77     ..................ecc

so there is a way to load like a file in to q(13..0) that every rising clock edge, automatcly this value change/update?

0 项奖励
KennyTan_Altera
主持人
3,363 次查看

reopening the case.


0 项奖励
ShengN_Intel
员工
3,351 次查看

Hi,


For new question, please open a new case for better view.


Thanks,

Regards,

Sheng


0 项奖励
回复