- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
I've got a board with Stratix V and Synchronous RAM on it. This is how my design looks like: http://www.alteraforum.com/forum/attachment.php?attachmentid=11915&stc=1 First PLL is a Normal mode PLL that clocks desing logic. The second PLL has an external feedback an it is used to clock an external Synchronous SRAM. Length of feedback trace and Address/DQ traces are the same. This fact makes both clocks (RAM clock and internal one) phase aligned. My question is: How do I constraint (TimeQuest constraints) both Address and DQ outputs? (set_input_delay, set_output_delay). What clock should I use for constraining outputs/inputs to/from RAM? How do I "tell" TimeQuest about phase alignement mechanism? Thank you, AlexLink Copied
0 Replies

Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page