- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
I have embedded design which contains nios II processor, user logic, IP, on-chip memory & JTAG UART integrated using Altera SOPC builder. I have optimized my logic module. I don't want to re-adjust my logic module & IP netlists in SOPC tool during re-compilation. how to do it?
Anyone helps is much appreciated. ThanksLink Copied
0 Replies

Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page