Intel® Quartus® Prime Software
Intel® Quartus® Prime Design Software, Design Entry, Synthesis, Simulation, Verification, Timing Analysis, System Design (Platform Designer, formerly Qsys)
16644 Discussions

Logic generation failed to load result from design analysis and cannot get the list of IPs in design

Sangeetha2
Beginner
1,244 Views

Facing error while I try to compile example design generated for JESD204B in Quartus Prime pro 23.2.

Logic generation failed to load results from design analysis and cannot get the list of IPs in the design.

For preset mode (LMF=222) also showing warnings while generating HDL.

0 Kudos
1 Solution
RichardTanSY_Intel
881 Views

Which OS are you running?

Could you check whether it is supported on the webpage below?

Link: https://www.intel.com/content/www/us/en/support/programmable/support-resources/design-software/os-support.html#editorialTableBlade-6


Perhaps you can update your system so that it aligns with your colleague's system.

At this point, it is hard for us to debug what's wrong, as we are not able to duplicate the issue.

Best Regards,

Richard Tan


View solution in original post

0 Kudos
6 Replies
RichardTanSY_Intel
1,192 Views

I do not see this error and able to pass the Analysis & Synthesis stage using Cyclone 10 GX.

What device are you using? What is the setting that you used when generate the example design? Perhaps a screenshot and an example design attachment will help me to debug further.

Also, could you check that you have the license activated for the JESD204B in the License Setup in Quartus. Or you can check in the license.dat file.

Similar forum case on JESD204B license: https://community.intel.com/t5/Programmable-Devices/Purchasing-IP-license-for-Intel-JESD204B-IP-core/m-p/1462547

Best Regards,

Richard Tan

 

p/s: If you find any answers from the community or Intel Support to be helpful, we encourage you to mark them as the best answer or rate them 4/5 in the survey. 

 

0 Kudos
Sangeetha2
Beginner
1,165 Views

Hi, thanks for the reply @RichardTanSY_Intel 

 

Since you have asked for the device and settings, I'm explaining in detail.

I've tried to generate the example design for F-Tile JESD204B Intel FPGA IP, with existing preset mode(LMF=222) and tried compiling in Agilex 7 device (AGFB027R24C2E3VR2).

But during the run of Analysis & Synthesis stage, there comes error in the support logic generation stage flashing the error message like "Logic generation failed to load results from design analysis and cannot get the list of IPs in the design"

 

Also, I have the license activated for the JESD204B in the License Setup in Quartus.

I'm attaching the snaps for your reference here.

0 Kudos
RichardTanSY_Intel
1,012 Views

I am able to pass the Analysis & Synthesis stage with the example design generated, using Agilex device.

I will attached the design example and see if you can compile it from your side.

 

If the design can't be compile, perhaps we might look into the OS you are using (whether it is supported) and uninstall & reinstall Quartus along with all the devices.

 

Best Regards,

Richard Tan

 

0 Kudos
RichardTanSY_Intel
958 Views

Do you able to run the example design, attached in my previous response?


Best Regards,

Richard Tan


0 Kudos
Sangeetha2
Beginner
909 Views

Yes, the design what you have sent is running. Also, i tried generating the design in my colleague's system and copied the folder to mine. This design also compiling successfully.

But when I try to generate and compile the example design in my system, it is failing.. Don't know what is the issue from my side.

0 Kudos
RichardTanSY_Intel
882 Views

Which OS are you running?

Could you check whether it is supported on the webpage below?

Link: https://www.intel.com/content/www/us/en/support/programmable/support-resources/design-software/os-support.html#editorialTableBlade-6


Perhaps you can update your system so that it aligns with your colleague's system.

At this point, it is hard for us to debug what's wrong, as we are not able to duplicate the issue.

Best Regards,

Richard Tan


0 Kudos
Reply