Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
21190 Discussions

About JESD204b pin constrains

allen18
New Contributor II
1,396 Views

Hi:

      I am using the Stratix 10 H-tile series FPGA, and for the JESD204B IP core, I found that in the example design, the voltage standard for rx data and refclk are constrained to CML. However, the refclk I am currently using is source from LMK00301, which cannot output a clock with CML standard. Can I constrain the data as CML, but constrain the clock as HCSL? Compile can passed.

allen18_0-1699865712129.pngallen18_1-1699865733603.pngallen18_2-1699865753719.png

 

Labels (1)
0 Kudos
1 Solution
ZH_Intel
Employee
1,194 Views

Hi Allen,

 

Good day.

Regarding to your question, yes LVDS and LVPECL will be better than HCSL.

 

Hope this answers your question.

Thank you. 

Best Regards,

ZH_Intel



View solution in original post

0 Kudos
7 Replies
ZH_Intel
Employee
1,348 Views

Hi Allen,

 

Thank you for reaching out.

Apologize for the delayed response.

Just to let you know that Intel has received your support request and currently we are confirming the details with our internal team.

I shall come back to you with findings.

 

Thank you for your patience.

 

Best Regards,

ZH_Intel


0 Kudos
ZH_Intel
Employee
1,244 Views

Hi Allen,

 

Good day.

Apologize for the delayed response.

Based on the discussion with internal team, you may constrain the data as CML and constrain the clock as HCSL but it is not recommended by Intel as it will impact timing.

By doing so will have risk.

For JESD204 IP, it is advisable to connect direct Tx to Rx.

 

Hope this answers your question.

Thank you. 

Best Regards,

ZH_Intel


0 Kudos
allen18
New Contributor II
1,228 Views
Thank you for your reply.
If I constrain the clock as lvds or lvpecl will be better than hcsl ?
0 Kudos
ZH_Intel
Employee
1,195 Views

Hi Allen,

 

Good day.

Regarding to your question, yes LVDS and LVPECL will be better than HCSL.

 

Hope this answers your question.

Thank you. 

Best Regards,

ZH_Intel



0 Kudos
ZH_Intel
Employee
1,173 Views

Hi Allen,

 

Good day.

Thank you for your respond on accepted solution.

Do you still have further inquiries on this case?

If there is no further inquiries, I will transition this thread to community support. 

 

Thank you. 

Best Regards,

ZH_Intel



0 Kudos
allen18
New Contributor II
1,159 Views
Thank you,I plan to try to constrain the clock to LVDS and constrain the data to CML, no further inquiries
0 Kudos
ZH_Intel
Employee
1,093 Views

Hi Allen,

 

Thank you for your reply

I’m glad that your question has been addressed, I now transition this thread to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread.


Stay safe, and I hope you have a great day.

Thank you. 

Best Regards,

ZH_Intel


0 Kudos
Reply