Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
20644 Discussions

Clock Input voltage can be higher than VCCIO on Cyclone V devices?

Zak
New Contributor I
457 Views

Hello everyone,

I need to connect one 1.8V CMOS clock generator to a clock input pin of the IO bank I use for DDR3L (1.35V).

Since VCCPD=2.5V and VCCIO=1.35V on that bank, I'm not sure I can connect a 1.8V input, especially for clocking purpose.

Is it safe? If yes, does it have a bad influence on duty cycle and jitter of the clock signal? (different VIH and VIL I guess)

0 Kudos
3 Replies
YuanLi_S_Intel
Employee
249 Views

Hi Andrea,

 

I am assuming you are using differential SSTL-135 for DDR3L. The VCCIO used for this I/O Standard is 1.35V and VCCIO used for 1.8V LVCMOS is 1.8V. Thus it cannot be placed in the same bank. It would be better if you could place I/O standard of 1.8V on bank with VCCIO of 1.8V for stable signal integrity.

 

Thank You.

0 Kudos
Zak
New Contributor I
249 Views

Yes, I know the VCCIOs are different, but I was wandering if maybe an INPUT only signal can be tolerated. 1.8V LVCMOS input with VCCIO=1.35V.

On the Cyclone V Datasheet there are no limits of input voltage associated to VCCIO. The only limitations are Vi>-0.5V and Vin<3.8V (p.5, Table 2).

 

0 Kudos
YuanLi_S_Intel
Employee
249 Views

Hi Andrea,

 

The limitation that you mentioned is meant for the IO buffer. If exceed that value, the IO buffer will be damaged.

 

So for the usage of 1.8V LVCMOS input on IO bank with VCCIO=1.35V, is not allowable in datasheet and we didnt test it before. So we cannot make any statement on that.

 

Thank You.

0 Kudos
Reply