Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
공지
FPGA community forums and blogs on community.intel.com are migrating to the new Altera Community and are read-only. For urgent support needs during this transition, please visit the FPGA Design Resources page or contact an Altera Authorized Distributor.
21615 토론

Design with multiple PMA/PCS cores

supermant
초급자
666 조회수

Hi,

I am trying to have a design which is connected as shown in the image.

As per my understanding the 4 PHY(PMA/PCS) blocks would typically be in 4 different clock domains.
What would be the best way to clock the design, in order to reduce latency? If necessary I can use one of the PMA/PCS clocks as the system clock for the design. But then how do I do the CDC for the other 3?

Thanks in advance

0 포인트
1 응답
Ash_R_Intel
직원
632 조회수

Hi,

Usually every transceiver block has its own clocking structure which includes a PLL. Please check the corresponding transceiver user guide for more details.

In devices like Stratix 10 and below, you can also use the transceiver PLL generated clock for the FPGA fabric design as well.


Regards


0 포인트
응답