- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Hi,
I am trying to have a design which is connected as shown in the image.
As per my understanding the 4 PHY(PMA/PCS) blocks would typically be in 4 different clock domains.
What would be the best way to clock the design, in order to reduce latency? If necessary I can use one of the PMA/PCS clocks as the system clock for the design. But then how do I do the CDC for the other 3?
Thanks in advance
링크가 복사됨
1 응답
- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Hi,
Usually every transceiver block has its own clocking structure which includes a PLL. Please check the corresponding transceiver user guide for more details.
In devices like Stratix 10 and below, you can also use the transceiver PLL generated clock for the FPGA fabric design as well.
Regards
