- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Hallo
I am making a PFL IP core for a MAX V device. and i wrote a SDC file based on the application note 478,the PFL IP core user guide. which is available on the following link. I used table 7 from the link to set the clock, set false path and set output delay for the paths. https://www.altera.com/documentation/sss1411439280066.html#sss1458191622012 But i can still see that some paths are still not constrained, and some paths are partially constrained. Like the flash address [0-20] & flash data [0-15] are suggested to set as false path in the user guide, but after setting them to false path i can still see them in the unconstrained paths list. What could be the reason for this? Am i wrong with the commands i write to set them as a false path? I am attaching the SDC file that i generated from Timing analyzer tool. can you please have a look and suggest me what changes are necessary.링크가 복사됨
2 응답
- 신규로 표시
- 북마크
- 구독
- 소거
- RSS 피드 구독
- 강조
- 인쇄
- 부적절한 컨텐트 신고
Could you post the output of the Timing analyzer, complete file. It will help in finding out which path is unconstrained.
