链接已复制
7 回复数
Hello Kabilan,
Can you kindly more elaborate on the ADC and DAC transmitter side ? It is also based on the IO frequency performance you would like to use.
Also can I know which FPGA device you are using it ?
Thank you ,
Regards,
Sree
FPGA device I am using is CycloneV 5CSXFC6F31.
ADC and DAC used is AD9653 and AD9783 respectively.
For the ADC, the LVDS standard used is 1.8V LVDS, for this the FPGA interface should also match the same LVDS standrad and the IO Bank should be set as 1.8V LVDS.
For the DAC, the LVDS input range is from 800mV to 1600mV, so setting the FPGA interface for the DAC to 1.8V LVDS should work fine for this device too .
Hello Kabilan ,
can you please refer the table 20 in below link ,
LVDS support the max VCCIO of 2.5V in cyclone V devices.
https://www.intel.com/content/www/us/en/programmable/documentation/mcn1422497163812.html
Thank you ,
Regards,
Sree
Hi,
Actually what I want to know is If I am using I/O standard LVDS for DAC interfaced FPGA bank, does it supply 3.3V or 2.5V to DAC?
Thanks in Advance,
