Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
公告
FPGA community forums and blogs on community.intel.com are migrating to the new Altera Community and are read-only. For urgent support needs during this transition, please visit the FPGA Design Resources page or contact an Altera Authorized Distributor.
21615 讨论

arria 10 use transciever phy ip

smile123
新分销商 I
1,660 次查看

hi,everyone,i have a issue about transciever phy ip,as follows:

    the phy ip is 2 recieve channel,but the rx_is_lockedtoref  signal of ch1 is unstable, ch0 is ok.

    At the same time,i have a phy ip is 1 recieve channel to test the ch0 and ch1, all off them is ok,What is the problem?

标签 (1)
0 项奖励
1 解答
ZiYing_Intel
员工
1,539 次查看

Hi smile123,


When CDR is in locked to data mode, the status of rx_is_lockedtoref is unknown; it can be high or low or toggling. You do not need to care about rx_is_lockedtoref when rx_is_lockedtodata is high.


Regards,

zying


在原帖中查看解决方案

0 项奖励
7 回复数
FvM
名誉分销商 II
1,624 次查看

Hi,
you agree that you are not giving much info about your design?
As a starter question, does your design meet timing? Do you see any warnings, e.g. related to PLL usage?

0 项奖励
smile123
新分销商 I
1,576 次查看

Hi,it is sorry to reply to you now,my .qar project file is below.

0 项奖励
ZiYing_Intel
员工
1,589 次查看

Hi,


Thanks for submitting the issue. Allow me have some time to look into the issue and I will get back to you with findings.


Best regards,

zying


0 项奖励
ZiYing_Intel
员工
1,589 次查看

Hi smile123,


Can you share your .qar file here? So that I can try debug the issue from my side.


Best regards,

zying


0 项奖励
smile123
新分销商 I
1,576 次查看

Hi,this is the .qar file.

0 项奖励
ZiYing_Intel
员工
1,540 次查看

Hi smile123,


When CDR is in locked to data mode, the status of rx_is_lockedtoref is unknown; it can be high or low or toggling. You do not need to care about rx_is_lockedtoref when rx_is_lockedtodata is high.


Regards,

zying


0 项奖励
smile123
新分销商 I
1,474 次查看

ok,thank you for your reply。

0 项奖励
回复