Intel® Quartus® Prime Software
Intel® Quartus® Prime Design Software, Design Entry, Synthesis, Simulation, Verification, Timing Analysis, System Design (Platform Designer, formerly Qsys)
17252 Discussions

Quartus Compiles MAX10 Project Without Errors But ADC Block Not Used (0/1 in Flow Summary)

manuel_h
Beginner
508 Views

Hi,

I'm working on a project with a MAX10 FPGA (10M08SAE144C8G) in Quartus Prime 24.1, using the Modular ADC IP core. My design synthesizes and compiles with no errors or warnings. However, in the Flow Summary after compilation, the "ADC blocks" line still says 0 / 1 (0%), which means the ADC is not actually implemented.

No errors or warnings during synthesis or implementation.

ADC is connected in the Platform Designer (QSYS) system and in my top-level design.

All other resources are counted and mapped, except the ADC.

I can see the ADC signals in my design, but the block is not present in the final bitstream.

Why would Quartus synthesize and compile my project without using the ADC block, even though it's instantiated and connected?.

Are there any special settings or steps to ensure the Modular ADC is included in the design?

Thanks for any suggestions!

Labels (1)
0 Kudos
3 Replies
sstrell
Honored Contributor III
458 Views

How did you parameterize and connect the IP core?  Show your settings and connections in PD.

0 Kudos
ShengN_Intel
Employee
368 Views

Hi,


Any further update? Possible to provide the design for taking a look?


Thanks,

Regards,

Sheng


0 Kudos
ShengN_Intel
Employee
244 Views

Hi,


Any further update or concern?


Thanks,

Regards,

Sheng


0 Kudos
Reply