Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
Announcements
FPGA community forums and blogs on community.intel.com are migrating to the new Altera Community and are read-only. For urgent support needs during this transition, please visit the FPGA Design Resources page or contact an Altera Authorized Distributor.
21615 Discussions

Error in Intel Cyclone 10 Design

ericmtzr
New Contributor I
940 Views

ericmtzr_0-1661985469000.jpeg

Hi,

one of my clients is having problems when he tries to use a global clock, I attach an image with the error.
Could you please help me?

0 Kudos
4 Replies
RichardTanSY_Altera
922 Views

CAUSE: You assigned a pin to a location that is not connected to the specified port type of the specified fast PLL or enhanced PLL . As a result, the Fitter cannot place the PLL.

ACTION: Change the location assignment for the I/O pin or delete the assignment.

 

0 Kudos
RichardTanSY_Altera
905 Views

I believed I have answered your question.


With that, I will now transition this thread to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread. Thank you.


Best Regards,

Richard Tan


p/s: If any answer from the community or Intel Support are helpful, please feel free to give best answer or rate 9/10 survey.




0 Kudos
ericmtzr
New Contributor I
889 Views

The board has been laid out and the 100MHz FPGA system clock (CLK_SYS) is unfortunately connected to pin AA3, so we cannot change the location for the I/O pin at this point in time.
Could you recommend some other workaround?

0 Kudos
ericmtzr
New Contributor I
861 Views

Hi, 

Do you have any option?

0 Kudos
Reply