- 新着としてマーク
- ブックマーク
- 購読
- ミュート
- RSS フィードを購読する
- ハイライト
- 印刷
- 不適切なコンテンツを報告
Hello friends!
I'm starting with altera fpga, in particular I am using MAX 10 series and quartus prime lite (17). Since I trying to create an ADC in a 10M08SAE144.. fpga and compilation summary reports that no logic depend on input clock that I used and that all pin connected to the adc data out are stacked low, I considered the idea to download some adc example, as the one below: https://cloud.altera.com/devstore/platform/16.0.0/standard/adc-and-audio-monitor/ When I open these examples after compilation I get the also same warning (please see attached picture) Somebody can give me some example that use ADC exporting converted digital data to output IO pins? Since my english is not so good :wacko::wacko::wacko: I hope you will understand my problem and you'll help me:).. Thanks in advance for your help, Regards!コピーされたリンク
1 返信
