- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
hi,
i want to generate 216Hz clock from cyclone3 pll mega function with 8.192MHz as pll input , but pll is not supporting. if i generated using logic elements is there any problem (with suitable i/p clock)? is it possible to access all the 5 outputs of pll? i hope u can help thanksLink Copied
5 Replies
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
I dont think you can get a 216MHz clock out of a 8.192 MHz input at all. At least not exactly. If you want to get close to it, you can try to cascade 2 PLLs, but not sure about JItter and clock quality.
Lokla- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
hi,
please tell how to cascade plls in cyclone3 regards krishnam raju- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Use the output clock signal of one PLL as input to the second PLL.
Lokla- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
hi..please tell how to write
vhdl code for frequency divider with 50% duty cycle. regards- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Is this question somehow related to the original post?
In any case, you can use a counter for that.
Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page