Programmable Devices
CPLDs, FPGAs, SoC FPGAs, Configuration, and Transceivers
Объявления
FPGA community forums and blogs on community.intel.com are migrating to the new Altera Community and are read-only. For urgent support needs during this transition, please visit the FPGA Design Resources page or contact an Altera Authorized Distributor.
21615 Обсуждение

data changed from RAM output port

XG_Kang
Новичок
1 263Просмотр.

I have a design using 10AX057N4F40E3SG compiled with Quartus Prime Standard 17.1, these is a error with simple dual-port RAM,that is data changed in the RAM when data is read out。the Dual-Port RAM is configured as 2048-depth and 32-bit word width. I tested the dual-port RAM with a serial of ascending data at the write port , and then read those data out at the read port, and find somewhere data changed. As showed in the attachment, the expecting data should be 'Bxxx',but the read-out data actually is '9xxx',bit25 changed from 1 to 0. The logic utilization is 74% in ALMs,and the total memory bits used is 52% for the whole design. I wonder why this happened ,and how to solve this problem?

0 баллов
2 Ответы
KhaiChein_Y_Intel
Сотрудник
1 055Просмотр.

Hi,

 

The attachment cannot be opened. Can you reattach? Also, can you provide the design.qar for investigation?

Which Edition and version of the software you were using?

 

Thanks.

KhaiChein_Y_Intel
Сотрудник
1 055Просмотр.

Hi,

May I know if you have any updates?

Thanks

Ответить