- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hi. I am developing a Cyclone II - EP2C20AF256I8N FPGA schematic using the EPCS16SI8N memory. I wanted to know if the following schematic is correct to program it through USB BLASTER ALTERA CPLD. If I have any mistake, could you please correct me?
Is it necessary to put the two headers to record it also by AS?
1 Solution
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
the configuration interface is implemented correctly. You don't need a second AS header, flash will be programmed through JTAG by using JTAG indirect configuration.
the configuration interface is implemented correctly. You don't need a second AS header, flash will be programmed through JTAG by using JTAG indirect configuration.
Link Copied
2 Replies
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Hello,
the configuration interface is implemented correctly. You don't need a second AS header, flash will be programmed through JTAG by using JTAG indirect configuration.
the configuration interface is implemented correctly. You don't need a second AS header, flash will be programmed through JTAG by using JTAG indirect configuration.
- Mark as New
- Bookmark
- Subscribe
- Mute
- Subscribe to RSS Feed
- Permalink
- Report Inappropriate Content
Thank you FvM for sharing the solution.
I’m glad that your question has been addressed, I now transition this thread to community support. If you have a new question, feel free to open a new thread to get the support from Intel experts. Otherwise, the community users will continue to help you on this thread. Thank you.
Reply
Topic Options
- Subscribe to RSS Feed
- Mark Topic as New
- Mark Topic as Read
- Float this Topic for Current User
- Bookmark
- Subscribe
- Printer Friendly Page